DocumentCode :
2922535
Title :
Repeatability and Stress Level Dependence on ESD-CDM Testing for Microelectronic Components
Author :
Satirakul, Yuparwadee ; Butngam, Tanawat ; Phunyapinuant, Surapol
Author_Institution :
Spansion (Thailand) Ltd., Nonthaburi
fYear :
2008
fDate :
12-16 Oct. 2008
Firstpage :
110
Lastpage :
113
Abstract :
The effect of CDM stress tests with pulse repetition has been investigated including the relation between discharge energy and first peak current. The dependence of capacitance and package size on peak current has also been studied. The larger the capacitance, the higher the peak discharge current and the greater the discharge energy. The peak current also increases with package area and saturates at the device with package area over 250 mm2. The standard CDM testing usually provides three-pulse positive and negative testing to verify the ESD-withstand voltage of a product for reliability testing. This voltage typically relates to internal factors such as product capacitance, protection circuit design and technology. However, pulse repetition and stress level also affect the ESD sensitivity of a device. The comparison between CDM-withstand stress level and repeatability of memory products is presented. The withstand voltage of a product is 1000 V with 1+/- stress pulse, whereas it is 750 V with 3+/- stress pulses and 500 V with 10+/- stress pulses. The CDM-withstand level decreases with stress pulse repetition. The electrical test yield of memory product after CDM stress test is reported. It is proposed that not only stress level but also the repetition of the testing pulse influence an electrical test yield.
Keywords :
electrostatic discharge; integrated circuit reliability; integrated circuit testing; CDM stress tests; CDM-withstand stress level; ESD sensitivity; ESD-CDM testing; discharge energy; first peak current; microelectronic components; peak discharge current; product capacitance; protection circuit design; pulse repetition; reliability testing; stress level dependence; three-pulse negative testing; three-pulse positive testing; Biological system modeling; Capacitance; Circuit testing; Design engineering; Electrostatic discharge; Microelectronics; Packaging; Stress; Surface discharges; Voltage; CDM; ESD; Pulse Repeatability; Stress Level; Withstand Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Reliability Workshop Final Report, 2008. IRW 2008. IEEE International
Conference_Location :
S. Lake Tahoe, CA
ISSN :
1930-8841
Print_ISBN :
978-1-4244-2194-7
Electronic_ISBN :
1930-8841
Type :
conf
DOI :
10.1109/IRWS.2008.4796098
Filename :
4796098
Link To Document :
بازگشت