Title :
A high performance LDPC decoder for IEEE802.11n standard
Author :
Ji, Wen ; Abe, Yuta ; Ikenaga, Takeshi ; Goto, Satoshi
Author_Institution :
Grad. Sch. of Inf., Production & Syst., Waseda Univ., Kitakyushu
Abstract :
In this paper, we propose a partially-parallel irregular LDPC decoder for IEEE 802.11n standard. The design is based on a novel sum-delta message passing schedule to achieve high throughput and low area cost design. We further improve the design with pipeline structure and parallel computation. The synthesis result in TSMC 0.18 CMOS technology demonstrates that for (648,324) irregular LDPC code, our decoder achieves 7.5X improvement in throughput, which reaches 402 Mbps at the frequency of 200 MHz, with 11% area reduction.
Keywords :
CMOS integrated circuits; codecs; message passing; parity check codes; wireless LAN; CMOS technology; IEEE802.11n standard; LDPC decoder; bit rate 402 Mbit/s; frequency 200 MHz; low area cost design; partially-parallel irregular decoder; sum-delta message passing; throughput; CMOS technology; Concurrent computing; Costs; Decoding; Frequency synthesizers; Message passing; Parity check codes; Pipelines; Processor scheduling; Throughput;
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
DOI :
10.1109/ASPDAC.2009.4796465