DocumentCode :
2925128
Title :
On the futility of statistical power optimization
Author :
Cong, Jason ; Gupta, Puneet ; Lee, John
Author_Institution :
Comput. Sci. Dept., Univ. of California at Los Angeles, Los Angeles, CA
fYear :
2009
fDate :
19-22 Jan. 2009
Firstpage :
167
Lastpage :
172
Abstract :
In response to the increasing variations in integrated-circuit manufacturing, the current trend is to create designs that take these variations into account statistically. In this paper we try to quantify the difference between the statistical and deterministic optima of leakage power while making no assumptions about the delay model. We develop a framework for deriving a theoretical upper-bound on the suboptimality that is incurred by using the deterministic optimum as an approximation for the statistical optimum. On average, the bound is 2.4% for a suite of benchmark circuits in a 45 nm technology. We further give an intuitive explanation and show, by using solution rank orders, that the practical suboptimality gap is much lower. Therefore, the need for statistical power modeling for the purpose of optimization is questionable.
Keywords :
circuit optimisation; delays; integrated circuit design; integrated circuit manufacture; benchmark circuits; circuit sizing; delay model; integrated circuit design; integrated circuit manufacturing; leakage power; size 45 nm; solution rank orders; statistical power optimization; Circuits; Computer aided manufacturing; Computer science; Delay; Design optimization; Optimization methods; Power measurement; Size measurement; Statistical analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
Type :
conf
DOI :
10.1109/ASPDAC.2009.4796475
Filename :
4796475
Link To Document :
بازگشت