Title :
Improved decoder design for LDPC codes based on selective node processing
Author :
Khati, S.S. ; Bisht, P. ; Pujari, S.C.
fDate :
Oct. 30 2012-Nov. 2 2012
Abstract :
This paper proposes a low complexity decoder design for low density parity check (ldpc) codes. The design primarily comprises a novel decoding algorithm and semi parallel high throughput architecture. Based on the observation that nodes with high log likelihood ratio provide almost same information in every iteration and can be deemed as static, we propose an algorithm in which the parity check matrix H is updated to a reduced form every time a static node is encountered resulting in lesser number of computations in subsequent iterations. Also the design greatly benefits from the area efficient semi-parallel architecture and the various improvisations introduced at different levels of abstraction in the decoder design. The decoder design is implemented for a ldpc code compliant with WLAN 802.11n standard using sum product algorithm. The simulation results showed a significantly higher throughput with an easily controllable increase in bit error rate.
Keywords :
error statistics; matrix algebra; parity check codes; wireless LAN; LDPC codes; WLAN 802.11n standard; bit error rate; decoder design; log likelihood ratio; low density parity check codes; parity check matrix; selective node processing; semi-parallel architecture; Algorithm design and analysis; Decoding; Parity check codes; Sparse matrices; Sum product algorithm; Throughput; Wireless LAN; Check Node update; Low Density Parity Check; Static nodes; Variable node update; WLAN;
Conference_Titel :
Information and Communication Technologies (WICT), 2012 World Congress on
Conference_Location :
Trivandrum
Print_ISBN :
978-1-4673-4806-5
DOI :
10.1109/WICT.2012.6409113