DocumentCode :
2926288
Title :
A 65nm dual-mode baseband and multimedia application processor SoC with advanced power and memory management
Author :
Kamei, Tatsuya ; Yamada, Tetsuhiro ; Koike, Takao ; Ito, Masayuki ; Irita, Takahiro ; Nitta, Kenichi ; Hattori, Toshihiro ; Yoshioka, Shinichi
Author_Institution :
Renesas Technol. Corp., Tokyo
fYear :
2009
fDate :
19-22 Jan. 2009
Firstpage :
535
Lastpage :
539
Abstract :
A dual-mode baseband (W-CDMA/HSDPA and GSM/GPRS/EDGE) and multimedia application processor SoC is described. The SoC fabricated in triple-Vth 65 nm CMOS has 3 CPU cores and 20 separate power domains to achieve both high performance and low power. The SoC adopts the partial clock activation scheme that reduces power by 42% for long-time music replay. The IP-MMU is introduced to reduce maximum memory footprint by 43 MB, sharing external memory among CPUs and HW-IPs using virtual address space that enables reuse of physically fragmented memory.
Keywords :
microprocessor chips; multimedia systems; system-on-chip; CMOS; IP-MMU; dual-mode baseband; maximum memory footprint reduction; multimedia application processor SoC; partial clock activation scheme; Baseband; Cellular phones; Clocks; Control systems; Energy consumption; Energy management; GSM; Memory management; Multiaccess communication; Telephone sets;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
Type :
conf
DOI :
10.1109/ASPDAC.2009.4796535
Filename :
4796535
Link To Document :
بازگشت