DocumentCode :
2927190
Title :
Accuracy-aware SRAM: A reconfigurable low power SRAM architecture for mobile multimedia applications
Author :
Cho, Minki ; Schlessman, Jason ; Wolf, Wayne ; Mukhopadhyay, Saibal
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA
fYear :
2009
fDate :
19-22 Jan. 2009
Firstpage :
823
Lastpage :
828
Abstract :
We propose a dynamically reconfigurable SRAM architecture for low-power mobile multimedia applications. Parametric failures due to manufacturing variations limit the opportunities for power saving in SRAM. We show that, using a lower voltage for cells storing low-order bits and a nominal voltage for cells storing higher order bits, ~45% savings in memory power can be achieved with a marginal (~10%) reduction in image quality. A reconfigurable array structure is developed to dynamically reconfigure the number of bits in different voltage domains.
Keywords :
SRAM chips; low-power electronics; mobile radio; multimedia communication; accuracy-aware SRAM; cells storing higher order bit; image quality degradation; low-power SRAM architecture; memory power; mobile multimedia applications; Bit error rate; Circuits; Computer architecture; Image processing; Manufacturing; Mobile computing; Power dissipation; Random access memory; Read-write memory; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
Type :
conf
DOI :
10.1109/ASPDAC.2009.4796582
Filename :
4796582
Link To Document :
بازگشت