DocumentCode :
2927822
Title :
Physical and electrical analysis of the stress memorization technique (SMT) using poly-gates and its optimization for beyond 45-nm high-performance applications
Author :
Miyashita, T. ; Owada, T. ; Hatada, A. ; Hayami, Y. ; Ookoshi, K. ; Mori, T. ; Kurata, H. ; Futatsugi, T.
Author_Institution :
Fujitsu Labs. Ltd., Tado
fYear :
2008
fDate :
15-17 Dec. 2008
Firstpage :
1
Lastpage :
4
Abstract :
We have investigated the stress memorization technique (SMT) using poly-gates through both physical analysis and electrical characterization. It has been clarified that channel compressive strain in the vertical direction originates from poly-gate volume expansion, which is associated with both grain growth and highly concentrated impurities implanted into gates. By optimizing key factors in the SMT process with arsenic (As) source/drain (SD), we have achieved competitive NFET drive current compared to that with phosphorus (P) SD with lower parasitic resistance which requires extra offset spacers for SD implantation. For further scaling of gate pitches beyond 45-nm node and enhancing NFET performance, well-optimized SMT with As-NSD is indispensable technology for both poly and metal gates.
Keywords :
field effect transistors; optimisation; NFET performance; electrical characterization; high-performance applications; metal gates; polygate volume expansion; polygates; size 45 nm; stress memorization technique; Annealing; CMOS technology; Capacitive sensors; Compressive stress; Etching; Grain size; Impurities; Ion implantation; Strain measurement; Surface-mount technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2008. IEDM 2008. IEEE International
Conference_Location :
San Francisco, CA
ISSN :
8164-2284
Print_ISBN :
978-1-4244-2377-4
Electronic_ISBN :
8164-2284
Type :
conf
DOI :
10.1109/IEDM.2008.4796612
Filename :
4796612
Link To Document :
بازگشت