DocumentCode :
2928480
Title :
Demonstration of subthrehold swing smaller than 60mV/decade in Fe-FET with P(VDF-TrFE)/SiO2 gate stack
Author :
Salvatore, Giovanni A. ; Bouvet, Didier ; Ionescu, Adrian Mihai
Author_Institution :
Nanoelectronic Devices Lab., Ecole Polytech. Fed. de Lausanne, Lausanne
fYear :
2008
fDate :
15-17 Dec. 2008
Firstpage :
1
Lastpage :
4
Abstract :
This work experimentally demonstrates, for the first time, that by integrating a thin ferroelectric layer into a gate stack of a standard MOS transistor one, it is possible to overcome the 60 mV/decade subthreshold swing limit at room temperature of MOSFET. We find sub-threshold swings as low as 13 mV/decade in Fe-FETs with 40 nm P(VDF-TrFE)/SiO2 gate stack. The mechanism governing the low subthreshold swing in Fe-FET transistors is the negative capacitance of the ferroelectric layer that provides voltage amplification; with our particular ferroelectric gate stack we report for the first time negative capacitance at room temperature.
Keywords :
MOSFET; ferroelectric thin films; silicon compounds; Fe-FET; P(VDF-TrFE)/SiO2 gate stack; SiO2; negative capacitance; size 40 nm; standard MOS transistor; subthrehold swing; thin ferroelectric layer; voltage amplification; Capacitance; FETs; Feedback; Ferroelectric materials; Impact ionization; MOSFET circuits; Nanoscale devices; Polarization; Temperature; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2008. IEDM 2008. IEEE International
Conference_Location :
San Francisco, CA
ISSN :
8164-2284
Print_ISBN :
978-1-4244-2377-4
Electronic_ISBN :
8164-2284
Type :
conf
DOI :
10.1109/IEDM.2008.4796642
Filename :
4796642
Link To Document :
بازگشت