DocumentCode :
292858
Title :
Output-column folding for cellular-architecture FPGAs
Author :
Song, Ning ; Chrzanowska-Jeske, Malgorzata
Author_Institution :
Dept. of Electr. Eng., Portland State Univ., OR, USA
Volume :
1
fYear :
1994
fDate :
30 May-2 Jun 1994
Firstpage :
237
Abstract :
The work described in this paper is a component of our comprehensive approach to the low-level synthesis (logic synthesis and layout synthesis) of Cellular-Architecture (CA-type) FPGAs. A multiple-output logic function is represented as a collection of complex terms. Each term is assigned to a separate row of a CA-type FPGA. These terms are collected using EXOR or OR gates to create function outputs, initially one output per column. In this paper an algorithm for multiple column folding of CA-type FPGAs is presented. The formulation of the problem is similar to the gate matrix layout problem but with additional constraints. Experimental results are very encouraging
Keywords :
circuit layout CAD; field programmable gate arrays; integrated circuit layout; logic CAD; programmable logic arrays; cellular-architecture FPGAs; layout synthesis; logic synthesis; low-level synthesis; multiple-output logic function; output-column folding; Boolean functions; Delay; Digital systems; Field programmable gate arrays; Lattices; Logic arrays; Logic circuits; Logic devices; Logic functions; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
Type :
conf
DOI :
10.1109/ISCAS.1994.408799
Filename :
408799
Link To Document :
بازگشت