DocumentCode :
292866
Title :
Using binary decision diagrams to speed up the test pattern generation of behavioral circuit descriptions written in hardware description languages
Author :
Vandeventer, Loïc ; Santucci, Jean-François
Author_Institution :
Lab. d´´Etudes et de Recherche en Inf., EERIE, Nimes, France
Volume :
1
fYear :
1994
fDate :
30 May-2 Jun 1994
Firstpage :
279
Abstract :
In this paper, we focus on test pattern generation for circuit descriptions written in hardware description languages according to the circuit behavior. We develop an algorithmic improvement method which is devoted to speed up the deterministic and fault-oriented test systems which deal with such circuit descriptions. The improvement method is implemented and inserted in a behavioral test pattern generator in order to be validated. Experimental results have been obtained which show the efficiency of our approach
Keywords :
automatic testing; fault diagnosis; hardware description languages; integrated circuit testing; logic testing; algorithmic improvement method; behavioral circuit descriptions; binary decision diagrams; circuit behavior; circuit descriptions; fault-oriented test systems; hardware description languages; test pattern generation; Automatic test pattern generation; Automatic testing; Boolean functions; Circuit faults; Circuit testing; Data structures; Decision trees; Hardware design languages; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
Type :
conf
DOI :
10.1109/ISCAS.1994.408809
Filename :
408809
Link To Document :
بازگشت