DocumentCode :
292881
Title :
Concurrent switch-level timing simulation based on waveform relaxation
Author :
Molin, Bengt Arne ; Mattisson, Sven
Author_Institution :
Dept. of Appl. Electron., Lund Univ., Sweden
Volume :
1
fYear :
1994
fDate :
30 May-2 Jun 1994
Firstpage :
415
Abstract :
This paper describes the implementation of a switch-level model in a waveform-relaxation-based concurrent circuit simulator. The model requires much less time for model evaluation compared to continuous models, while still giving sufficient accuracy. Multicomputer runs have shown speedups in the range from 5 to 10, corresponding to efficiencies between 15 and 30%; more than 100 computing nodes have been efficiently used, with less than 4 circuit nodes per computing node
Keywords :
circuit analysis computing; iterative methods; timing; circuit simulator; concurrent switch-level timing simulation; switch-level model; waveform relaxation; Circuit simulation; Computational modeling; Concurrent computing; Convergence; Discrete event simulation; Interpolation; MOSFETs; Switches; Switching circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
Type :
conf
DOI :
10.1109/ISCAS.1994.408827
Filename :
408827
Link To Document :
بازگشت