DocumentCode :
2928967
Title :
First observation of FinFET specific mismatch behavior and optimization guidelines for SRAM scaling
Author :
Merelle, T. ; Curatola, G. ; Nackaerts, A. ; Collaert, N. ; van Dal, M.J.H. ; Doornbos, G. ; Doorn, T.S. ; Christie, P. ; Vellianitis, G. ; Duriez, B. ; Duffy, R. ; Pawlak, B.J. ; Voogt, F.C. ; Rooyackers, R. ; Witters, L. ; Jurczak, M. ; Lander, R.J.P.
Author_Institution :
NXP-TSMC Res. Center, Leuven
fYear :
2008
fDate :
15-17 Dec. 2008
Firstpage :
1
Lastpage :
4
Abstract :
Vt-mismatch, and thus SRAM scalability, is greatly improved in narrow SOI FinFETs, with respect to planar bulk, because of their undoped channel and near-ideal gate control. We show by simulations and by measurements that in FinFETs, unlike planar bulk, beta-mismatch becomes dominant, leading to radically different SRAM characteristics. By careful process tuning, we demonstrate a substantial reduction in beta-mismatch. We show the impact of this novel mismatch behavior on SRAM performance and yield under various optimization strategies and thereby provide guidelines for SRAM design in a FinFET technology.
Keywords :
CMOS memory circuits; MOSFET; SRAM chips; silicon-on-insulator; CMOS; FinFET mismatch; SOI FinFET simulations; SRAM design; SRAM scalability; SRAM scaling; Si; beta-mismatch; CMOS technology; Design optimization; Doping; FinFETs; Fluctuations; Guidelines; MOS devices; Random access memory; Scalability; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2008. IEDM 2008. IEEE International
Conference_Location :
San Francisco, CA
ISSN :
8164-2284
Print_ISBN :
978-1-4244-2377-4
Electronic_ISBN :
8164-2284
Type :
conf
DOI :
10.1109/IEDM.2008.4796662
Filename :
4796662
Link To Document :
بازگشت