Title :
An algorithm for the place-and-route problem in the layout of analog circuits
Author :
Prieto, Juan A. ; Quintana, José M. ; Rueda, Adoración ; Huertas, José L.
Author_Institution :
Dept. de Diseno Analogico, Centro Nacional de Microelectron., Sevilla, Spain
fDate :
30 May-2 Jun 1994
Abstract :
This paper presents an optimization algorithm which simultaneously deals with the problems of placement and global routing in an analog macrocell layout style. The optimization process is based on a simulated annealing algorithm. We evaluate the physical placement of the cells and estimate the global routing for each intermediate solution generated. The basic idea, that together with an appropriate heuristic make the algorithm extremely efficient, consist of maintaining the same basic representative structure (slicing structures) for both problems. This method enables us to impose symmetry conditions and to penalize the existence of sensitive and noisy nets in the same channel
Keywords :
analogue integrated circuits; circuit layout CAD; circuit optimisation; integrated circuit layout; network routing; simulated annealing; analog circuit layout; analog macrocell layout style; global routing; optimization algorithm; place/route problem; simulated annealing algorithm; symmetry conditions; Analog circuits; Analog-digital conversion; Circuit noise; Cost function; Design automation; Heuristic algorithms; Macrocell networks; Routing; Simulated annealing; Tree graphs;
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
DOI :
10.1109/ISCAS.1994.408845