DocumentCode :
2929631
Title :
An efficient on-chip configuration infrastructure for a flexible multi-ASIP turbo decoder architecture
Author :
Lapotre, Vianney ; Hubner, Michael ; Gogniat, Guy ; Murugappa, Purushotham ; Baghdadi, Amer ; Diguet, Jean-Philippe
Author_Institution :
Lab.-STICC, Univ. Bretagne Sud, Lorient, France
fYear :
2013
fDate :
10-12 July 2013
Firstpage :
1
Lastpage :
8
Abstract :
Dynamic reconfiguration of multiprocessor platforms is an important challenge for System-on-Chip designers. Addressing this issue is mandatory in order to manage the increasing number of applications and execution conditions that multiprocessor platforms have to face. In this paper, a novel configuration infrastructure for the UDec multi-ASIP turbo decoder architecture is presented. Our approach leads to split the interconnection architecture in two subsets, one dedicated for data and another dedicated for configuration. Indeed both types of communication do not have the same requirements. Our novel configuration infrastructure, which proposes an area efficient and low latency solution, has been validated through a two-step approach. First a SystemC/VHDL mixed simulation model has been developed to perform an early performance evaluation, second a hardware FPGA prototype has been built. Results show that up to 64 processing elements can be dynamically configured in 5.352 μs.
Keywords :
C language; codecs; electronic engineering computing; field programmable gate arrays; hardware description languages; multiprocessing systems; system-on-chip; turbo codes; SystemC/VHDL mixed simulation model; UDec multiASIP turbo decoder; dynamic reconfiguration; flexible multiASIP turbo decoder architecture; hardware FPGA prototype; interconnection architecture; multiprocessor platform; on-chip configuration infrastructure; system-on-chip; Clocks; Data transfer; Decoding; Memory management; Silicon; System-on-chip; Throughput; Multi-ASIP; Reconfiguration; Self-adaptation; Turbo decoder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC), 2013 8th International Workshop on
Conference_Location :
Darmstadt
Print_ISBN :
978-1-4673-6180-4
Type :
conf
DOI :
10.1109/ReCoSoC.2013.6581518
Filename :
6581518
Link To Document :
بازگشت