DocumentCode :
2929919
Title :
Design and use of tweakable devices for future logic implementation
Author :
Gupta, Puneet
Author_Institution :
EE Dept., UCLA, Los Angeles, CA
fYear :
2008
fDate :
15-17 Dec. 2008
Firstpage :
1
Lastpage :
1
Abstract :
Summary form only given. In this era of low power, much of device engineering has focused on constructing devices which offer as good a power-delay tradeoff as possible. However, one should not forget the typical use models of these devices by designers at higher levels of abstraction: namely circuit and physical design. Power optimization tools leverage varying timing requirements of different parts of the design to reduce power by selectively inserting slower devices. The final power-reduction depends on the number and kind of device "variations" available. As a result, we argue that few "good" devices implementable controllably are better than one "great" device for digital logic implementation.
Keywords :
logic design; logic devices; low-power electronics; benchmark circuits; digital logic implementation; leakage power; logic design; power optimization tools; power-delay tradeoff; Capacitance; Circuits; Current density; Design engineering; Design optimization; Logic design; Logic devices; Manufacturing; Power engineering and energy; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2008. IEDM 2008. IEEE International
Conference_Location :
San Francisco, CA
ISSN :
8164-2284
Print_ISBN :
978-1-4244-2377-4
Electronic_ISBN :
8164-2284
Type :
conf
DOI :
10.1109/IEDM.2008.4796710
Filename :
4796710
Link To Document :
بازگشت