DocumentCode :
2930032
Title :
Session 18: Characterization, reliability, and yield - Strain optimization and performance
Author :
Rao, Ramgopal ; Reimbold, Gilles
Author_Institution :
IIT Bombay, India
fYear :
2008
fDate :
15-17 Dec. 2008
Firstpage :
1
Lastpage :
1
Abstract :
In this session the first paper proposes a new strain mapping technique with sub-nano meter spatial resolutions using TEM. The strain maps obtained by this technique have been shown to contribute to the understanding of mobility enhancement mechanism in nano-scale MOSFETs. The second paper, which is an invited paper from UMC, provides guidelines for developing high-end strained CMOS technologies with acceptable reliability for 65 nm node and beyond. The third paper in this session shows results of IC timing and delay optimization by backside FIB processing and a comparison of the same with conventional and strained technologies. The next paper deals with defect reduction by proper plasma process optimization in order to achieve high mobility and performance improvements. The final paper in the session then addresses the variability issues in circuits by providing an understanding of high drain bias effects on threshold voltage fluctuations by an optimization of halo and drain-induced-barrier-lowering.
Keywords :
CMOS technology; Capacitive sensors; Circuits; Delay; Guidelines; MOSFETs; Paper technology; Plasma materials processing; Spatial resolution; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2008. IEDM 2008. IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
8164-2284
Print_ISBN :
978-1-4244-2377-4
Electronic_ISBN :
8164-2284
Type :
conf
DOI :
10.1109/IEDM.2008.4796716
Filename :
4796716
Link To Document :
بازگشت