DocumentCode :
2930260
Title :
An effective hybrid fault-tolerant architecture for pipelined cores
Author :
Wali, I. ; Virazel, A. ; Bosio, A. ; Dilillo, L. ; Girard, P.
Author_Institution :
LIRMM, Univ. of Montpellier, Montpellier, France
fYear :
2015
fDate :
25-29 May 2015
Firstpage :
1
Lastpage :
6
Abstract :
Increasing vulnerability of transistors and interconnects due to CMOS technology scaling is continuously challenging the reliability of future electronic circuits and systems. Lifetime reliability is gaining attention over performance as a design factor even for lower-end commodity applications. In this paper we propose an effective hybrid fault-tolerant architecture able to deal with permanent and transient faults in combinational parts of pipelined cores. The principle consists in triplicating the combinational logic parts but, unlike TMR, only two copies run in parallel while the third one remains in standby until an error is detected. We have implemented this approach on a MIPS microprocessor as case study. Experiments show that our approach is comparable to TMR in terms of area with a notable power saving and offers a full protection against transient and permanent faults.
Keywords :
CMOS logic circuits; combinational circuits; integrated circuit reliability; logic design; microprocessor chips; CMOS technology scaling; MIPS microprocessor; combinational logic parts; hybrid fault-tolerant architecture; lifetime reliability; pipelined cores; Circuit faults; Fault tolerance; Fault tolerant systems; Microprocessors; Pipelines; Registers; Transient analysis; fault tolerance; pipelined cores; redundancy; transient and permanent faults;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2015 20th IEEE European
Conference_Location :
Cluj-Napoca
Type :
conf
DOI :
10.1109/ETS.2015.7138733
Filename :
7138733
Link To Document :
بازگشت