DocumentCode :
2930568
Title :
NBTI and leakage aware sleep transistor design for reliable and energy efficient power gating
Author :
Rossi, Daniele ; Tenentes, Vasileios ; Khursheed, Saqib ; Al-Hashimi, Bashir M.
Author_Institution :
ECS, Univ. of Southampton, Southampton, UK
fYear :
2015
fDate :
25-29 May 2015
Firstpage :
1
Lastpage :
6
Abstract :
In this paper we show that power gating techniques become more effective during their lifetime, since the aging of sleep transistors (STs) due to negative bias temperature instability (NBTI) drastically reduces leakage power. Based on this property, we propose an NBTI and leakage aware ST design method for reliable and energy efficient power gating. Through SPICE simulations, we show lifetime extension up to 19.9x and average leakage power reduction up to 14.4% compared to standard STs design approach without additional area overhead. Finally, when a maximum 10-year lifetime target is considered, we show that the proposed method allows multiple beneficial options compared to a standard STs design method: either to improve circuit operating frequency up to 9.53% or to reduce ST area overhead up to 18.4%.
Keywords :
MOSFET; energy conservation; negative bias temperature instability; semiconductor device reliability; NBTI; SPICE simulation; energy efficient power gating technique; leakage aware ST design method; leakage aware sleep transistor design; leakage power; negative bias temperature instability; Benchmark testing; Degradation; MOSFET; Reliability; Standards; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2015 20th IEEE European
Conference_Location :
Cluj-Napoca
Type :
conf
DOI :
10.1109/ETS.2015.7138752
Filename :
7138752
Link To Document :
بازگشت