Author :
Van Olmen, J. ; Mercha, A. ; Katti, G. ; Huyghebaert, C. ; Van Aelst, J. ; Seppala, E. ; Chao, Zhao ; Armini, S. ; Vaes, J. ; Teixeira, R. Cotrin ; Van Cauwenberghe, M. ; Verdonck, P. ; Verhemeldonck, K. ; Jourdain, A. ; Ruythooren, W. ; de Potter de ten
Abstract :
We report for the first time the demonstration of 3D integrated circuits obtained by die-to-die stacking using Cu Through Silicon Vias (TSV). The Cu TSV process is inserted between contact and M1 of our reference 0.13 mum CMOS process on 200 mm wafers. The top die is thinned down to 25 mum and bonded to the landing wafer by Cu-Cu thermo-compression. Both top and landing wafers contain CMOS finished at M2 to evaluate the process impact both FEOL and BEOL. The results confirm no degradation of the FEOL performance. The functionality of various ring oscillator topologies that include inverters distributed over both top and bottom dies connected through TSVs demonstrates excellent chip integrity after the TSV and 3D stacking process.
Keywords :
CMOS integrated circuits; copper; integrated circuit technology; 3D stacked IC; CMOS; Cu; chip integrity; die-die stacking; size 0.13 mum; size 200 mm; thermo-compression; through silicon via process; CMOS process; Degradation; Inverters; Ring oscillators; Silicon; Stacking; Three-dimensional integrated circuits; Through-silicon vias; Topology; Wafer bonding;