DocumentCode :
2931935
Title :
Efficient low-latency RC4 architecture designs for IEEE 802.11i WEP/TKIP
Author :
Lee, Jun-Dian ; Fan, Chih-Peng
Author_Institution :
Nat. Chung Hsing Univ., Tai-chung
fYear :
2007
fDate :
Nov. 28 2007-Dec. 1 2007
Firstpage :
56
Lastpage :
59
Abstract :
In this paper, novel low-latency RC4 implementations with cell-based VLSI design flow are proposed for IEEE 802. Hi WEP/TKIP. The RC4 stream cipher is used in the security protocol WEP in IEEE 802.11 b wireless network, and is also used in the TKIP of wireless network IEEE 802.11i cryptography. The major process of RC4 algorithm is to shuffle the memory continuously. For quick memory shuffling, we investigate two different memory shuffling architectures to design the RC4. By using single-port 128 x 16 memory design, this architecture reduces 25 % shuffling latency, compared with the conventional single-port 256 x 8 architecture. By using dual-port 256 x 8 memory design, this architecture achieves less latency and less power consumption at the same time. Both of the proposed architectures can reduce much latency in comparison with the conventional single-port 256 x 8 memory design.
Keywords :
cryptographic protocols; memory architecture; wireless LAN; IEEE 802.11i WEP/TKIP; RC4 stream cipher; WEP security protocol; low-latency RC4 architecture design; memory shuffling architecture; temporal key integrity protocol; wired equivalent privacy algorithm; wireless network; Communication systems; Cryptography; Delay; Memory architecture; National security; Signal design; Signal processing; Very large scale integration; Wireless application protocol; Wireless networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communication Systems, 2007. ISPACS 2007. International Symposium on
Conference_Location :
Xiamen
Print_ISBN :
978-1-4244-1447-5
Electronic_ISBN :
978-1-4244-1447-5
Type :
conf
DOI :
10.1109/ISPACS.2007.4445822
Filename :
4445822
Link To Document :
بازگشت