DocumentCode :
2932710
Title :
An area-efficient 2-D convolution implementation on FPGA for space applications
Author :
Carlo, Stefano Di ; Gambardella, Giulio ; Indaco, Marco ; Rolfo, Daniele ; Tiotto, Gabriele ; Prinetto, Paolo
Author_Institution :
Dipt. di Autom. e Inf., Politec. di Torino, Turin, Italy
fYear :
2011
fDate :
11-14 Dec. 2011
Firstpage :
88
Lastpage :
92
Abstract :
The 2-D Convolution is an algorithm widely used in image and video processing. Although its computation is simple, its implementation requires a high computational power and an intensive use of memory. Field Programmable Gate Arrays (FPGA) architectures were proposed to accelerate calculations of 2-D Convolution and the use of buffers implemented on FPGAs are used to avoid direct memory access. In this paper we present an implementation of the 2-D Convolution algorithm on a FPGA architecture designed to support this operation in space applications. This proposed solution dramatically decreases the area needed keeping good performance, making it appropriate for embedded systems in critical space applications.
Keywords :
aerospace engineering; convolution; field programmable gate arrays; FPGA; area-efficient 2D convolution; field programmable gate arrays; space applications; Bandwidth; Computer architecture; Convolvers; Field programmable gate arrays; Image processing; Kernel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Workshop (IDT), 2011 IEEE 6th International
Conference_Location :
Beirut
ISSN :
2162-0601
Print_ISBN :
978-1-4673-0468-9
Electronic_ISBN :
2162-0601
Type :
conf
DOI :
10.1109/IDT.2011.6123108
Filename :
6123108
Link To Document :
بازگشت