DocumentCode :
2933026
Title :
Semi-systolic array based motion estimation processor design
Author :
Lu, Mei-Cheng ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
5
fYear :
1995
fDate :
9-12 May 1995
Firstpage :
3299
Abstract :
This paper presents a new VLSI architecture for full-search block matching algorithm. The proposed architecture has two specific features: (1) it has a processor element (PE) array which provides sufficient computational power, where PEs work in a semi-systolic style and (2) it contains stream memory banks which provide scheduled data flow to reduce idle operations within PE array. By exploiting broadcasting and local data communications, hardware efficiency of the proposed architecture can be up to 100%, which outperforms those systolic-array solutions found in the literature
Keywords :
VLSI; broadcasting; data communication; digital signal processing chips; image matching; motion estimation; storage management chips; systolic arrays; VLSI architecture; broadcasting; full-search block matching algorithm; hardware efficiency; local data communications; memory management; motion estimation processor design; processor element array; scheduled data flow; stream memory banks; Broadcasting; Computer architecture; Hardware; Memory management; Motion estimation; Pipelines; Process design; Processor scheduling; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1995. ICASSP-95., 1995 International Conference on
Conference_Location :
Detroit, MI
ISSN :
1520-6149
Print_ISBN :
0-7803-2431-5
Type :
conf
DOI :
10.1109/ICASSP.1995.479690
Filename :
479690
Link To Document :
بازگشت