Title :
The cycle-efficient idct algorithm for H.264/SVC with DSP platform
Author :
Lin, Huang-Chun ; Lee, Yu-Hsuan ; Tsai, Tsung-Han
Author_Institution :
Dept. of Electron. Eng., Nat. Central Univ., Jhongli, Taiwan
fDate :
June 28 2009-July 3 2009
Abstract :
In this paper, the cycle-efficient IDCT algorithm is proposed for H.264/SVC in DSP platform. Owing to the data structure of IDCT in H.264/SVC JSVM, the extra memory access seriously degrades the performance of DSP platform. To overcome it, the proposed algorithm mainly incorporates three techniques, data structure reordering, symmetricalbased scheduling and interleaving-parallelism technique. For each 4middot4 IDCT, the proposed algorithm achieves only 20 cycles are consumed. With two spatial layers of 4CIF and CIF, the IDCT processing speed is accelerated as high as 18.6 times under 30 fps.
Keywords :
digital signal processing chips; discrete cosine transforms; parallel processing; video coding; DSP platform; cycle-efficient IDCT algorithm; data structure reordering; discrete cosine transform; interleaving parallelism; memory access; parallel processing; scalable video coding; symmetrical-based scheduling; Computer aided instruction; Data structures; Decoding; Digital signal processing; Discrete cosine transforms; Parallel processing; Quality of service; Signal processing algorithms; Static VAr compensators; Video coding; DSP platform; IDCT; Parallel processing; Scalable video coding;
Conference_Titel :
Multimedia and Expo, 2009. ICME 2009. IEEE International Conference on
Conference_Location :
New York, NY
Print_ISBN :
978-1-4244-4290-4
Electronic_ISBN :
1945-7871
DOI :
10.1109/ICME.2009.5202694