DocumentCode :
2935449
Title :
Achieving 100% routability with 100% utilization in a complex PLD architecture
Author :
Goldberg, Jeffrey
Author_Institution :
Xilinx Inc., San Jose, CA, USA
fYear :
1994
fDate :
27-29 Sep 1994
Firstpage :
636
Lastpage :
641
Abstract :
EPLDs that feature 100% routability with 100% utilization can be viewed as a collection of low density PLDs on a single chip. Since the amount of logic mapped into the Function Block is only determined by the block´s resources, not by the routing capability of the switch, the designer can lock his pins down earlier in the design cycle and be confident that the completed design will mapped to the pre-determined pinout. More importantly, with the help of SMARTswitch, Xilinx´s EPLD feature, this pinout has a higher likelihood of being maintained during design iterations than if a device with less routing and utilization capability is used
Keywords :
integrated logic circuits; logic design; network routing; programmable logic devices; 100% routability; 100% utilization; EPLDs; SMARTswitch; XC7000 family; Xilinx; complex PLD architecture; Automatic logic units; Counting circuits; Design engineering; Logic design; Logic devices; Macrocell networks; Pins; Routing; Signal design; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
WESCON/94. Idea/Microelectronics. Conference Record
Conference_Location :
Anaheim , CA
ISSN :
1095-791X
Print_ISBN :
0-7803-9992-7
Type :
conf
DOI :
10.1109/WESCON.1994.403523
Filename :
403523
Link To Document :
بازگشت