Title :
Getting the best from an FPGA via logic synthesis
Author :
Eichenlaub, Steve ; van der Poel, Aaik
Author_Institution :
Programmable Logic Solutions, Mentor Graphics Corp., Beaverton, OR, USA
Abstract :
FPGA designers face two significant challenges. First, how to capitalize on all those programmable gates in a timely fashion, given that a 5K gate part is about the biggest device that can be designed efficiently using traditional, schematic-based approaches. Second, how to get the best functionality and performance out of the devices when used in the context of the rest of the devices on the board or in the system. This paper concentrates on the role logic synthesis plays in helping designers achieve optimal designs across multiple FPGA architectures, without sacrificing results in any one device type. The overall top-down FPGA design flow is also addressed, including language-based design, multilevel simulation, design retargeting (e.g., to or from ASICs) and device physical implementation
Keywords :
circuit optimisation; field programmable gate arrays; hardware description languages; high level synthesis; design retargeting; device physical implementation; functionality; language-based design; logic synthesis; logic synthesis plays in helping designers achieve optimal designs across multiple FPGA architectures; multilevel simulation; multiple FPGA architectures; optimal designs; programmable gates; top-down FPGA design flow; Application specific integrated circuits; Costs; Engineering management; Field programmable gate arrays; Logic design; Logic devices; Marketing management; Productivity; Programmable logic arrays; Programmable logic devices;
Conference_Titel :
WESCON/94. Idea/Microelectronics. Conference Record
Conference_Location :
Anaheim , CA
Print_ISBN :
0-7803-9992-7
DOI :
10.1109/WESCON.1994.403532