DocumentCode :
2938242
Title :
Finite Element Simulations of Parasitic Capacitances Related to Multiple-Gate Field-Effect Transistors Architectures
Author :
Moldovan, O. ; Lederer, D. ; Iñiguez, B. ; Raskin, J.P.
Author_Institution :
Dept. d´´Eng. Electron., Electr. i Autom., Univ. Rovira i Virgili, Tarragona
fYear :
2008
fDate :
23-25 Jan. 2008
Firstpage :
183
Lastpage :
186
Abstract :
In this paper, the impact of important geometrical parameters such as source and drain thickness, fin spacing, spacer width, etc. on the parasitic fringing capacitance component of multiple-gate field-effect transistors (MuGFET) is deeply analyzed using finite element simulations. Several architectures such as single gate, FinFETs (double gate), triple-gate represented by Pi-gate MOSFETs are simulated and compared in terms of channel and fringing capacitances for the same occupied die area. Simulations highlight the great impact of diminishing the spacing between fins for MuGFETs and the trade-off between the reduction of parasitic source and drain resistances and the increase of fringing capacitances when selective epitaxial growth (SEG) technology is introduced. The impact of these technological solutions on the transistor cut-off frequencies is also discussed.
Keywords :
MOSFET; capacitance; field effect transistors; finite element analysis; FinFET; Pi-gate MOSFET; finite element simulations; multiple-gate field-effect transistors architectures; parasitic capacitances; selective epitaxial growth; transistor cut-off frequencies; Analytical models; Cutoff frequency; FETs; FinFETs; Finite element methods; Laboratories; MOSFETs; Parasitic capacitance; Silicon; Solid modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Silicon Monolithic Integrated Circuits in RF Systems, 2008. SiRF 2008. IEEE Topical Meeting on
Conference_Location :
Orlando, FL
Print_ISBN :
978-1-4244-1855-8
Electronic_ISBN :
978-1-4244-1856-5
Type :
conf
DOI :
10.1109/SMIC.2008.52
Filename :
4446286
Link To Document :
بازگشت