Title :
A 0.06-mm2 double-sampling single-OTA 2nd-order ΔΣ modulator in 0.18-μm CMOS technology
Author :
Tiew, Kei-Tee ; Je, Minkyu
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
Abstract :
A double-sampling single-OTA second-order ΔΣ modulator occupying a small silicon area of only 0.06 mm2 is presented. The modulator employs a feedforward architecture incorporating a novel two-path summer and a compensator design in a double-sampling single-OTA switched-capacitor circuit. A new inherently linear mismatch-insensitive three-level DAC is implemented to further reduce the quantization noise. Operating with a 1-V supply, the second-order modulator achieves an effective sampling frequency of 1.024 MHz when clocked at 512 kHz due to its double-sampling operation while consuming a power of 17 μW. The dynamic range achieved is 67.6 dB over a signal bandwidth of 16 kHz at an oversampling ratio of 32.
Keywords :
CMOS integrated circuits; delta-sigma modulation; operational amplifiers; CMOS technology; analog-to-digital converters; bandwidth 16 kHz; compensator design; delta-sigma modulator; double-sampling single-OTA 2nd-order ΔΣ modulator; feedforward architecture; frequency 1.024 MHz; frequency 512 kHz; linear mismatch-insensitive three-level DAC; operational transconductance amplifier; power 17 muW; quantization noise reduction; size 0.18 mum; two-path summer; voltage 1 V; Capacitors; Clocks; Feedforward neural networks; Modulation; Quantization; Silicon; Solid state circuits;
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2011 IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-1784-0
DOI :
10.1109/ASSCC.2011.6123558