DocumentCode :
2940026
Title :
A 115mW 1Gbps QC-LDPC decoder ASIC for WiMAX in 65nm CMOS
Author :
Peng, Xiao ; Chen, Zhixiang ; Zhao, Xiongxin ; Zhou, Dajiang ; Goto, Satoshi
Author_Institution :
IPS, Waseda Univ., Kitakyushu, Japan
fYear :
2011
fDate :
14-16 Nov. 2011
Firstpage :
317
Lastpage :
320
Abstract :
Structured quasi-cyclic low-density parity-check (QC-LDPC) code is a part of many emerging wireless communication standards, such as WiMAX, WiFi and WPAN. This paper presents a high parallel decoder architecture for the QC-LDPC codes and the corresponding decoder ASIC for WiMAX system. Through utilizing the proposed fully parallel layered scheduling architecture, the decoder chip saves 22.2% memory bits and takes 24~48 clock cycles per iteration for different code rates. It occupies 3.36 mm2 in SMIC 65nm CMOS, and realizes 1Gbps (1056Mbps) throughput at 1.2V, 110MHz and 10 iterations with the power 115mW and power efficiency 10.9pJ/bit/iteration. The energy/bit/iteration reduces 63.6% in normalized comparison with the state-of-art publication.
Keywords :
CMOS integrated circuits; WiMax; application specific integrated circuits; cyclic codes; parity check codes; scheduling; QC-LDPC decoder ASIC; SMIC CMOS process; WPAN; WiFi; WiMAX system; bit rate 1 Gbit/s; frequency 110 MHz; high parallel decoder architecture; parallel layered scheduling architecture; power 115 mW; size 65 nm; structured quasicyclic low-density parity-check code; voltage 1.2 V; wireless communication standards; Arrays; Clocks; Decoding; Iterative decoding; Registers; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2011 IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-1784-0
Type :
conf
DOI :
10.1109/ASSCC.2011.6123576
Filename :
6123576
Link To Document :
بازگشت