DocumentCode :
2940189
Title :
A 0.8V, sub-mW, varactor-tuning ring-oscillator-based clock generator in 32nm CMOS
Author :
Liu, Jenlung ; Jeon, Sehyung ; Jang, Tae-Kwang ; Kim, Dohyung ; Kim, Jihyun ; Park, Jaejin ; Park, Hojin
Author_Institution :
Samsung Electron. Co. Ltd., Yong-in, South Korea
fYear :
2011
fDate :
14-16 Nov. 2011
Firstpage :
337
Lastpage :
340
Abstract :
A low-voltage operation, small-die-area, fully integrated Phase-Locked Loop (PLL) as a clock generator is described in an advanced 32nm CMOS technology. The PLL employs a fully digital, 6-bit automatic frequency calibrator (AFC), and varactors for frequency fine-tuning. To improve the performance and lower down the cost in mobile SoC applications, the PLL is capable of operating at a supply voltage of 0.8V over production test with only regular threshold voltage (RVT) transistors. The power consumption is measured at 0.7mW when a VCO oscillates at 700MHz frequency under a supply voltage of 0.8V. The total die size is 200μm by 200μm, including global power/ground routing, input ESD cells and on-chip power decoupling capacitors. Production tests show that the PLL consumes less than 0.7mW with a 0.8V supply and rms period jitter is less than 3.3ps at an output frequency of 700MHz.
Keywords :
CMOS integrated circuits; MOSFET; VHF oscillators; clocks; low-power electronics; phase locked loops; phase locked oscillators; system-on-chip; varactors; voltage-controlled oscillators; CMOS technology; RVT transistor; VCO oscillation; frequency 700 MHz; fully digital AFC; fully digital automatic frequency calibrator; fully integrated PLL; fully integrated phase-locked loop; global power-ground routing; input ESD cell; low-voltage operation; mobile SoC application; on-chip power decoupling capacitor; power 0.7 mW; power consumption; production testing; regular threshold voltage transistor; rms period jitter; size 32 nm; varactor-tuning ring-oscillator-based clock generator; voltage 0.8 V; word length 6 bit; Clocks; Frequency control; Jitter; Phase locked loops; Voltage control; Voltage-controlled oscillators; Clock Generator; Phase-Locked Loop (PLL); automatic frequency calibrator (AFC); varactor-tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2011 IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-1784-0
Type :
conf
DOI :
10.1109/ASSCC.2011.6123582
Filename :
6123582
Link To Document :
بازگشت