Title :
An efficient configurable hardware implementation of fundamental multirate filter banks
Author_Institution :
Dept. of Comput. Eng., Princess Sumaya Univ. for Technol., Amman
Abstract :
Efficient multimedia communications rely on real-time implementations of multirate filter banks. In this paper, we describe a field programmable gate array (FPGA) implementation of the analysis and synthesis filter banks which are the fundamental components of multirate systems. The implementation utilizes parallel distributed arithmetic which enables maximum exploitation of the parallelism inherent in the multirate filtering operation. Performance results suggest that the FPGA platform is indeed attractive for implementing multirate filter banks.
Keywords :
channel bank filters; field programmable gate arrays; multimedia communication; FPGA; configurable hardware implementation; field programmable gate array; fundamental multirate filter bank; multimedia communication; parallel distributed arithmetic; synthesis filter bank; Arithmetic; Field programmable gate arrays; Filter bank; Filtering; Finite impulse response filter; Hardware; Image sampling; Low pass filters; Shift registers; Table lookup;
Conference_Titel :
Systems, Signals and Devices, 2008. IEEE SSD 2008. 5th International Multi-Conference on
Conference_Location :
Amman
Print_ISBN :
978-1-4244-2205-0
Electronic_ISBN :
978-1-4244-2206-7
DOI :
10.1109/SSD.2008.4632858