DocumentCode :
2941480
Title :
A 1pJ/cycle Processing Engine in LDPC application with charge recovery logic
Author :
Zhang, Yimeng ; Huang, Mengshu ; Wang, Nan ; Goto, Satoshi ; Yoshihara, Tsutomu
Author_Institution :
Grad. Sch. of Inf., Waseda Univ., Fukuoka, Japan
fYear :
2011
fDate :
14-16 Nov. 2011
Firstpage :
213
Lastpage :
216
Abstract :
This paper presents a Processing Engine (PE) which is used in Low Density Parity Codec (LDPC) application with a novel charge-recovery logic called pseudo-NMOS boost logic (pNBL), to achieve high-speed and low power dissipation. pNBL is a high-overdriven, low area consuming charge recovery logic, which belongs to boost logic family. Proposed Processing Engine is used in LDPC circuit to reduce power dissipation and increase the processing speed. To demonstrate the performance of proposed PE, a test chip is designed and fabricated with 0.18μm CMOS technology. Simulation results indicate that proposed PE with pNBL dissipates only 1pJ/cycle when working at the frequency of 403MHz, which is only 36% of PE with conventional static CMOS gates. The measurement results shows that the test chip can work as high as 609MHz with the energy dissipation of 2.1pJ/cycle.
Keywords :
CMOS logic circuits; codecs; integrated circuit design; integrated circuit testing; parity check codes; CMOS technology; LDPC application; LDPC circuit; PE; boost logic family; charge recovery logic; low density parity codec; pNBL; power dissipation reduction; processing engine; processing speed; pseudoNMOS boost logic; static CMOS gates; test chip; CMOS integrated circuits; Clocks; Energy dissipation; Frequency measurement; Logic gates; Parity check codes; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2011 IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-1784-0
Type :
conf
DOI :
10.1109/ASSCC.2011.6123640
Filename :
6123640
Link To Document :
بازگشت