Title :
A reconfigurable low-noise dynamic comparator with offset calibration in 90nm CMOS
Author :
Chan, Chi-Hang ; Zhu, Yan ; Chio, U-Fat ; Sin, Sai-Weng ; Seng-Pan U ; Martins, R.P.
Author_Institution :
State-Key Lab. of Analog & Mixed Signal VLSI, Univ. of Macau, Macao, China
Abstract :
This paper presents a reconfigurable, low offset, low noise and high speed dynamic clocked-comparator for medium to high resolution Analog to Digital Converters (ADCs). The proposed comparator reduces the input referred noise by half and shows a better output driving capability when compared with the previous work. The offset, noise and power consumption can be controlled by a clock delay which allows simple reconfiguration. Moreover, the proposed offset calibration technique improves the offset voltage from 11.6mV to 533μV at 1 sigma. A prototype of the comparator is implemented in 90nm 1P8M CMOS with experimental results showing 320μV input referred noise at 1.5GHz with 1.2V supply.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; clocks; comparators (circuits); ADC; CMOS; analog-to-digital converters; clock delay; driving capability; frequency 1.5 GHz; low-offset high-speed dynamic clocked-comparator; offset calibration technique; offset voltage; power consumption; reconfigurable low-noise dynamic comparator; size 90 nm; voltage 1.2 V; voltage 11.6 mV to 533 muV; Calibration; Clocks; Delay; Noise; Power demand; Transistors; Voltage measurement;
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2011 IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-1784-0
DOI :
10.1109/ASSCC.2011.6123645