Title :
A new block-based design methodology and CAD toolset for mixed signal ASIC design
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
Abstract :
With the continuing trends towards smaller, faster and more complex chips, there is an ever increasing need for new CAD tools and methodologies to support the reuse of larger building blocks, i.e., move from current cell-based methodologies and tools to higher level macro-block and mega-cell based designs. This paper presents a CAD toolset that supports both top-down design methodology (partitioning, floorplanning and synthesis), and bottom-up electrical and physical implementation (e.g. transistor sizing, block characterization, and layout generation) for block-based mixed signal ASIC designs
Keywords :
circuit CAD; circuit layout CAD; integrated circuit design; integrated circuit layout; mixed analogue-digital integrated circuits; CAD toolset; block characterization; block-based design methodology; bottom-up design; floorplanning; layout generation; macro-block based designs; mega-cell based designs; mixed signal ASIC design; partitioning; top-down design methodology; transistor sizing; Application specific integrated circuits; Character generation; Circuit synthesis; Delay estimation; Design automation; Design methodology; Engines; Signal design; Silicon; Timing;
Conference_Titel :
ASIC, 1996., 2nd International Conference on
Conference_Location :
Shanghai
Print_ISBN :
7-5439-0940-5
DOI :
10.1109/ICASIC.1996.562740