DocumentCode :
2946001
Title :
FPGA based implementation of decoder for array low-density parity-check codes
Author :
Bhagawat, Pankaj ; Uppal, Momin ; Choi, Gwan
Author_Institution :
Texas A&M Univ., TX, USA
Volume :
5
fYear :
2005
fDate :
18-23 March 2005
Abstract :
Low density parity check (LDPC) codes have received much attention for their excellent performance, and the inherent parallelism involved in decoding them. We consider a type of structured binary LDPC codes, known as array LDPC codes, which have low encoding complexity and good performance, for implementation on a Xilinx field programmable gate array (FPGA) device.
Keywords :
binary codes; decoding; field programmable gate arrays; integrated circuit design; logic design; parallel architectures; parity check codes; FPGA decoder implementation; LDPC codes; array LDPC codes; array low-density parity-check codes; encoding complexity; field programmable gate array; iterative decoding; parallel architecture; parallel decoding; parallel processing; structured binary LDPC codes; Bit error rate; Error correction codes; Field programmable gate arrays; Hardware; Iterative algorithms; Iterative decoding; Parallel architectures; Parallel processing; Parity check codes; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 2005. Proceedings. (ICASSP '05). IEEE International Conference on
ISSN :
1520-6149
Print_ISBN :
0-7803-8874-7
Type :
conf
DOI :
10.1109/ICASSP.2005.1416232
Filename :
1416232
Link To Document :
بازگشت