Title :
Development and first-phase experimental prototype validation of a single-chip hybrid and reconfigurable multiprocessor signal processor system
Author :
Zhao, Xiaohui ; Heath, J. Robert ; Maxwell, Paul ; Tan, Andrew ; Fernando, Chameera
Author_Institution :
Dept. of Electr. & Comput. Eng., Kentucky Univ., Lexington, KY, USA
Abstract :
A previously proposed parallel and scalable hybrid data/command driven architecture (HDCA) was dynamic/reconfigurable at defined "application" and "node" levels only and was to be implemented with multiple chips. The HDCA is now being developed and experimentally verified as a versatile high performance fault tolerant single-chip multiprocessor computer system-on-chip (SoC) that can execute a wide range of real-time and/or non-real-time signal processing and other applications. It is now being developed to be dynamic/reconfigurable at three levels: the "application", "node", and "processor architecture" levels. A three-phase final prototype development process is being utilized for a complete HDCA SoC. Each phase includes addition and validation of functionality to allow the architecture to be fully dynamic/reconfigurable, in sequence, at the application, node, and processor architecture levels. Experimental hardware prototype testing results are shown for a first-phase prototype of the HDCA. Experimental hardware prototype testing results illustrate that the single-chip first-phase HDCA prototype is able to achieve its functional goal of being able to correctly execute, in a parallel manner, applications described by process flow graphs of different topologies using a heterogeneous mix of processors.
Keywords :
field programmable gate arrays; multiprocessing systems; parallel architectures; reconfigurable architectures; signal processing; system-on-chip; command driven architecture; high performance fault tolerant computer; hybrid data driven architecture; multiple chips; multiprocessor signal processor system; prototype development; signal processing; single-chip hybrid prototype validation; single-chip multiprocessor computer; system-on-chip; Application software; Computer architecture; Fault tolerant systems; Hardware; High performance computing; Prototypes; Real time systems; Signal processing; System-on-a-chip; Testing;
Conference_Titel :
System Theory, 2004. Proceedings of the Thirty-Sixth Southeastern Symposium on
Print_ISBN :
0-7803-8281-1
DOI :
10.1109/SSST.2004.1295692