DocumentCode :
2946541
Title :
Design of a flexible VLSI architecture for M-channel filter bank lifting factorizations
Author :
Bartholomä, Ruben ; Greiner, Thomas ; Kesel, Frank
Author_Institution :
Dept. of Eng., Pforzheim Univ. of Appl. Sci., Germany
Volume :
5
fYear :
2005
fDate :
18-23 March 2005
Abstract :
We present an efficient VLSI architecture focusing on M-channel multirate filter banks using the lifting scheme. Since the M-channel lifting factorization results in a signal flow graph with a variable structure, the architecture must have a high degree of flexibility to allow the implementation of basically different lifting factorizations. The proposed architecture is convenient to realize arbitrary lifting factorizations on a variable amount of arithmetic resources, leading to an adaptability for the real-time requirements of various DSP applications.
Keywords :
VLSI; channel bank filters; computational complexity; digital arithmetic; field programmable gate arrays; integrated circuit design; logic design; signal flow graphs; DSP applications; FPGA implementation; M-channel filter bank lifting factorizations; arithmetic resources; computational complexity; flexible VLSI architecture design; multirate filter banks; signal flow graph; Arithmetic; Computational complexity; Computer architecture; Digital signal processing; Filter bank; Flow graphs; Image coding; Resource management; Signal analysis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 2005. Proceedings. (ICASSP '05). IEEE International Conference on
ISSN :
1520-6149
Print_ISBN :
0-7803-8874-7
Type :
conf
DOI :
10.1109/ICASSP.2005.1416254
Filename :
1416254
Link To Document :
بازگشت