DocumentCode :
2947193
Title :
A scalable compact model for III-V heterojunction bipolar transistors
Author :
Nedeljkovic, S. ; McMacken, J. ; Gering, J. ; Halchin, D.
Author_Institution :
RFMD 7628 Thorndike Road, Greensboro NC 27409, USA
fYear :
2008
fDate :
15-20 June 2008
Firstpage :
479
Lastpage :
482
Abstract :
This paper presents a scalable, large signal compact model implemented in Verilog-A and suitable for III-V heterojunction bipolar transistor power amplifiers. It discusses the DC, self-heating, and charge portions of the model and outlines a novel method to scale a parameter set extracted from a single device to the large area arrays typically used in cell phone handset power amplifiers. This method involves a combination of EM simulations of the interconnect manifolds and scaling of the thermal impedances.
Keywords :
Cellular phones; Equivalent circuits; Hardware design languages; Heterojunction bipolar transistors; III-V semiconductor materials; Identity-based encryption; Impedance; Integrated circuit interconnections; Power amplifiers; Telephone sets; Heterojunction bipolar transistors; Microwave power amplifiers; Modeling; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium Digest, 2008 IEEE MTT-S International
Conference_Location :
Atlanta, GA, USA
ISSN :
0149-645X
Print_ISBN :
978-1-4244-1780-3
Electronic_ISBN :
0149-645X
Type :
conf
DOI :
10.1109/MWSYM.2008.4633207
Filename :
4633207
Link To Document :
بازگشت