DocumentCode
2947225
Title
Efficient data streaming with on-chip accelerators: Opportunities and challenges
Author
Hou, Rui ; Zhang, Lixin ; Huang, Michael C. ; Wang, Kun ; Franke, Hubertus ; Ge, Yi ; Chang, Xiaotao
Author_Institution
IBM China Res. Lab., Beijing, China
fYear
2011
fDate
12-16 Feb. 2011
Firstpage
312
Lastpage
320
Abstract
The transistor density of microprocessors continues to increase as technology scales. Microprocessors designers have taken advantage of the increased transistors by integrating a significant number of cores onto a single die. However, a large number of cores are met with diminishing returns due to software and hardware scalability issues and hence designers have started integrating on-chip special-purpose logic units (i.e., accelerators) that were previously available as PCI-attached units. It is anticipated that more accelerators will be integrated on-chip due to the increasing abundance of transistors and the fact that not all logic can be powered at all times due to power budget limits. Thus, on-chip accelerator architectures deserve more attention from the research community. There is a wide spectrum of research opportunities for design and optimization of accelerators. This paper attempts to bring out some insights by studying the data access streams of on-chip accelerators that hopefully foster some future research in this area. Specifically, this paper uses a few simple case studies to show some of the common characteristics of the data streams introduced by on-chip accelerators, discusses challenges and opportunities in exploiting these characteristics to optimize the power and performance of accelerators, and then analyzes the effectiveness of some simple optimizing extensions proposed.
Keywords
logic devices; microprocessor chips; accelerator design; accelerator optimization; data streaming; microprocessors; on-chip accelerator; special-purpose logic units; Coherence; Cryptography; Engines; Fabrics; Program processors; System-on-a-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
High Performance Computer Architecture (HPCA), 2011 IEEE 17th International Symposium on
Conference_Location
San Antonio, TX
ISSN
1530-0897
Print_ISBN
978-1-4244-9432-3
Type
conf
DOI
10.1109/HPCA.2011.5749739
Filename
5749739
Link To Document