• DocumentCode
    2948149
  • Title

    ASIP array system performance analysis and design space exploration using SystemC

  • Author

    Hassan, Mohamed ; Okushi, Etsuko ; Imai, Masaharu

  • Author_Institution
    Osaka Univ., Osaka
  • fYear
    2007
  • fDate
    27-29 Nov. 2007
  • Firstpage
    293
  • Lastpage
    298
  • Abstract
    In this paper we present a design methodology to address the allocation/scheduling problem of a given parallel application task precedence graph (TPG) to a multiprocessor architecture referred to as ASIP array system using SystemC simulation models. The basic rationale of the proposed method is to develop modeling constructs and library in SystemC to help designers automate the process of generation of executable specification models based on a given task graph allocation decision. The main goal of this work is to rapidly evaluate different architectural alternatives in terms of time, energy and area cost. The viability and potential of the proposed methodology is demonstrated by an illustrative case study.
  • Keywords
    multiprocessing systems; parallel processing; scheduling; ASIP array system; SystemC simulation models; executable specification models; multiprocessor architecture; parallel application task precedence graph; Analytical models; Application specific processors; Computational modeling; Costs; Design methodology; Performance analysis; Processor scheduling; Space exploration; System performance; XML;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Engineering & Systems, 2007. ICCES '07. International Conference on
  • Conference_Location
    Cairo
  • Print_ISBN
    978-1-4244-1365-2
  • Electronic_ISBN
    978-1-1244-1366-9
  • Type

    conf

  • DOI
    10.1109/ICCES.2007.4447062
  • Filename
    4447062