DocumentCode :
2949410
Title :
Partitioning DSP applications to different granularity reconfigurable hardware
Author :
Galanis, M.D. ; Dimitroulakos, G. ; Goutis, C.E.
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Patras, Patras
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we propose an automated partitioning methodology between the fine and coarse-grain reconfigurable hardware for improving performance. The fine-grain logic is implemented by an embedded FPGA unit, while for the coarse-grain reconfigurable hardware, a 2-dimensional array of processing elements is considered. These different granularity reconfigurable functional units are embedded in a hybrid platform. The proposed methodology mainly consists of three steps, the kernel identification, the mapping onto the coarse-grain reconfigurable array, and the mapping onto the fine-grain reconfigurable hardware. The experiments for five real-world applications show that the speedup, relative to an all-FPGA solution, ranges from 1.4 to 3.9 for the considered applications.
Keywords :
digital signal processing chips; field programmable gate arrays; 2-dimensional array; DSP partitioning; FPGA unit; automated partitioning methodology; coarse-grain reconfigurable hardware; digital signal processing chip; fine-grain logic; kernel identification; processing element; Acceleration; Application software; Digital signal processing; Field programmable gate arrays; Hardware; Kernel; Logic arrays; Partitioning algorithms; Pulse modulation; Reconfigurable logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2005. ICECS 2005. 12th IEEE International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-9972-61-100-1
Electronic_ISBN :
978-9972-61-100-1
Type :
conf
DOI :
10.1109/ICECS.2005.4633381
Filename :
4633381
Link To Document :
بازگشت