DocumentCode :
2949628
Title :
A high speed low power pulse swallow frequency divider for DRM/DAB frequency synthesizer
Author :
Lei, Xuemei ; Wang, Zhigong ; Wang, Keping ; Wang, Xiaoxia
Author_Institution :
Inst. of RF- & OE-ICs, Southeast Univ., Nanjing, China
fYear :
2009
fDate :
13-15 Nov. 2009
Firstpage :
1
Lastpage :
4
Abstract :
The implementation of a high-speed low-power pulse swallow frequency divider for a DRM/DAB frequency synthesizer, using a 0.18-¿m CMOS technology, is described. The frequency divider employs a divide-by-32/33 dual-modulus prescaler, a five bits swallow counter, an 11 bits programmable counter, and a control circuit necessary for the time sequence and operation of the division. In the pulse swallow frequency divider, the divide-by-32/33 dual-modulus prescaler consists of a divider-by-4/5 and an asynchronous divider-by-8 frequency divider, the swallow counter and the programmable counter consist of static-logic fall edge-triggered DFFs. The structure is designed to reduce the power consumption. Post-simulated results show that the programmable divider´s operation frequency is from 0.5 GHz to 3.5 GHz with a maximum power consumption of 3.01 mW at 1.8 V power supply. The dimension of pulse swallow frequency divider is 270 ¿m × 110 ¿m.
Keywords :
CMOS digital integrated circuits; digital audio broadcasting; digital radio; flip-flops; frequency dividers; frequency synthesizers; prescalers; CMOS technology; DRM/DAB frequency synthesizer; Digital Radio Mondiale; asynchronous frequency divider; digital audio broadcasting; frequency 0.5 GHz to 3.5 GHz; power 3.01 mW; programmable counter; pulse swallow frequency divider; size 0.18 mum; size 110 mum; size 270 mum; static-logic fall edge triggered D flip-flops; swallow counter; voltage 1.8 V; CMOS technology; Clocks; Counting circuits; Energy consumption; Frequency conversion; Frequency synthesizers; Power engineering and energy; Power engineering education; Pulsed power supplies; Voltage-controlled oscillators; DRM/DAB Frequency Synthesizer; High Speed; Low Power; Prescaler; Programmable Counter; Pulse Swallow frequency Divider; Swallow Counter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications & Signal Processing, 2009. WCSP 2009. International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-4856-2
Electronic_ISBN :
978-1-4244-5668-0
Type :
conf
DOI :
10.1109/WCSP.2009.5371501
Filename :
5371501
Link To Document :
بازگشت