DocumentCode :
2950023
Title :
A novel architecture of the 3D stacked MRAM L2 cache for CMPs
Author :
Sun, Guangyu ; Dong, Xiangyu ; Xie, Yuan ; Li, Jian ; Chen, Yiran
Author_Institution :
Pennsylvania State Univ., University Park, PA
fYear :
2009
fDate :
14-18 Feb. 2009
Firstpage :
239
Lastpage :
249
Abstract :
Magnetic random access memory (MRAM) is a promising memory technology, which has fast read access, high density, and non-volatility. Using 3D heterogeneous integrations, it becomes feasible and cost-efficient to stack MRAM atop conventional chip multiprocessors (CMPs). However, one disadvantage of MRAM is its long write latency and its high write energy. In this paper, we first stack MRAM-based L2 caches directly atop CMPs and compare it against SRAM counterparts in terms of performance and energy. We observe that the direct MRAM stacking might harm the chip performance due to the aforementioned long write latency and high write energy. To solve this problem, we then propose two architectural techniques: read-preemptive write buffer and SRAM-MRAM hybrid L2 cache. The simulation result shows that our optimized MRAM L2 cache improves performance by 4.91% and reduces power by 73.5%compared to the conventional SRAM L2 cache with the similar area.
Keywords :
MRAM devices; SRAM chips; cache storage; memory architecture; 3D heterogeneous integrations; 3D stacked MRAM L2 cache; SRAM counterparts; conventional chip multiprocessors; magnetic random access memory; read-preemptive write buffer; Clocks; Computational modeling; Degradation; Delay; Fabrication; Magnetic cores; Magnetic tunneling; Random access memory; Stacking; Sun;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computer Architecture, 2009. HPCA 2009. IEEE 15th International Symposium on
Conference_Location :
Raleigh, NC
ISSN :
1530-0897
Print_ISBN :
978-1-4244-2932-5
Type :
conf
DOI :
10.1109/HPCA.2009.4798259
Filename :
4798259
Link To Document :
بازگشت