DocumentCode :
2950623
Title :
High Throughput VLSI Architecture for One Dimensional Median Filter
Author :
Teja, V. V Ravi ; Ray, K.C. ; Chakrabarti, I. ; Dhar, A.S.
Author_Institution :
Indian Inst. of Technol., Kharagpur
fYear :
2008
fDate :
4-6 Jan. 2008
Firstpage :
339
Lastpage :
344
Abstract :
An attempt has been made to design a high throughput VLSI architecture for one dimensional median filter to suppress the impulse noise in real time signal and image processing applications. The proposed architecture is based on parallel and pipelined techniques. It takes 8-bit data serially and computes the median value in parallel and pipelined fashion out of a window having size of nine samples. This architecture is described in VerilogHDL and synthesized using commercially available 0.18mum CMOS technology at 1.8V power supply. The synthesis result gives an approximate core area and power of 1.2 mm2 and 92.5 mW respectively at 100MHz clock frequency leading to a latency of thirteen clock cycles only.
Keywords :
CMOS integrated circuits; VLSI; hardware description languages; image processing; impulse noise; median filters; real-time systems; signal processing; CMOS technology; VLSI architecture; VerilogHDL; impulse noise; one dimensional median filter; pipelined technique; real time image processing; real time signal processing; CMOS technology; Clocks; Computer architecture; Concurrent computing; Filters; Image processing; Signal design; Signal processing; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communications and Networking, 2008. ICSCN '08. International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4244-1924-1
Electronic_ISBN :
978-1-4244-1924-1
Type :
conf
DOI :
10.1109/ICSCN.2008.4447215
Filename :
4447215
Link To Document :
بازگشت