DocumentCode :
2950639
Title :
Bus Regrouping method to Optimize Power in DSM Technology
Author :
Sathish, A. ; Rao, T. Subba
Author_Institution :
RGMCET, Nandyal
fYear :
2008
fDate :
4-6 Jan. 2008
Firstpage :
345
Lastpage :
348
Abstract :
In many digital processors, the power dissipation in the bus is a major part of the total chip power dissipation. For CMOS circuits most power is dissipated as a dynamic power for charging and discharging node capacitances. In non deep sub-micron technology, these capacitances are mainly the substrate capacitances of the bus wires where as in deep sub-micron technology inter wire capacitance also contribute to total capacitance. The main objective of this paper is to explain a new algorithm called Bus Regrouping Method to reduce coupling transitions. As a consequence the power dissipation due to the coupling capacitance or inter wire capacitance in deep sub-micron technology is optimized.
Keywords :
encoding; microprocessor chips; system buses; DSM technology; bus regrouping; coupling capacitance; coupling transitions reduction; deep sub micron technology; digital processors; inter wire capacitance; total chip power dissipation; CMOS technology; Capacitance; Circuits; Digital signal processing; Encoding; Energy consumption; Optimization methods; Physics; Power dissipation; Wires; Coupling transitions; DSM; Self transitions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communications and Networking, 2008. ICSCN '08. International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4244-1924-1
Electronic_ISBN :
978-1-4244-1924-1
Type :
conf
DOI :
10.1109/ICSCN.2008.4447216
Filename :
4447216
Link To Document :
بازگشت