Title :
Macromodel Based Fault Simulation of Linear Circuits using Parameter Estimation
Author :
Garje, K. ; Kumar, A. ; Biswas, S. ; Banerjee, A. ; Srikanth, P. ; Mukhopadhyay, S.
Author_Institution :
LASTEC, DRDO, Delhi
Abstract :
Fault simulation is one of the elemental steps in test pattern generation and is widely used for digital circuits. In case of analog circuits, fault simulation is not generally adopted because of the lack of suitable fault models and the time required for the transistor level simulation of the entire circuit. In this paper, a macromodel level fault model, which is able to represent the faulty behavior of the linear circuits with opamp, is presented. Macromodel based platform is chosen for fault simulation because, as shown in this paper, they are much faster in simulation than transistor level models but fault behavior is captured within an adequate range of accuracy. The faults considered are mostly parametric and few are catastrophic in nature. For ease of the test engineers, the macromodel parameters of the faulty opamp used for linear circuits are obtained automatically by a parameter estimation tool, given the macromodel of the normal circuit and the fault.
Keywords :
circuit simulation; fault diagnosis; operational amplifiers; parameter estimation; analog circuits; digital circuits; linear circuits; macromodel based fault simulation; opamp; parameter estimation; test pattern generation; transistor level models; transistor level simulation; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Integrated circuit modeling; Linear circuits; Parameter estimation; Region 10; Sections; Very large scale integration; Fault simulation; Linear Circuits; Parameter Estimator; macro-modeling;
Conference_Titel :
Industrial and Information Systems, 2008. ICIIS 2008. IEEE Region 10 and the Third international Conference on
Conference_Location :
Kharagpur
Print_ISBN :
978-1-4244-2806-9
Electronic_ISBN :
978-1-4244-2806-9
DOI :
10.1109/ICIINFS.2008.4798366