Title :
Hold time closure for subthreshold circuits using a two-phase, latch based timing method
Author :
Yanqing Zhang ; Calhoun, Benton H.
Abstract :
This paper presents an ultra low power (ULP) solution to hold time closure for subthreshold circuits across PVT variation and mismatch using a two-phase, latch based timing method. We show that compared to conventional hold buffering, our solution saves up to 37% (at 6σ yield) in energy per operation and allows for post tapeout hold time correction. Replacing registers with latches also permits time borrowing, which we show can save up to 47% (6σ yield) when used for setup time closure.
Keywords :
flip-flops; timing circuits; PVT variation; ULP solution; hold buffering; hold time closure; post tapeout hold time correction; subthreshold circuit; two-phase latch based timing method; ultralow power solution; Clocks; Delays; Finite impulse response filters; Latches; Registers; System-on-chip;
Conference_Titel :
SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2013 IEEE
Conference_Location :
Monterey, CA
DOI :
10.1109/S3S.2013.6716531