DocumentCode :
2951876
Title :
Implementation of H.264/AVC baseline profile decoder for mobile video applications
Author :
Lee, Suh Ho ; Park, Ji Hwan ; Kim, Seon Wook ; Kim, Suki
Author_Institution :
Depts. of Electron. & Comput. Eng., Korea Univ., Seoul
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents an H.264 baseline profile decoder based on an SOC platform design methodology. The overall decoding throughput is increased by optimized software and a dedicated hardware accelerator. We minimize the number of bus accesses and use macroblock level pipeline processing techniques to achieve a real time operation. We implemented and verified a prototype on an SOC platform with a 32-bit RISC CPU core and FPGA module. Our design can process up to 20 frames/sec with QCIF_(176times144). The proposed architecture can be easily applied to many mobile video application areas such as a digital camera and a DMB (Digital Multimedia Broadcasting) phone.
Keywords :
digital video broadcasting; pipeline processing; telecommunication computing; video coding; video communication; FPGA module; H.264/AVC baseline profile decoder; RISC CPU core; SOC platform; digital camera; digital multimedia broadcasting phone; hardware accelerator; macroblock level pipeline processing techniques; mobile video; Application software; Automatic voltage control; Decoding; Design methodology; Digital multimedia broadcasting; Hardware; Pipeline processing; Prototypes; Software prototyping; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2005. ICECS 2005. 12th IEEE International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-9972-61-100-1
Electronic_ISBN :
978-9972-61-100-1
Type :
conf
DOI :
10.1109/ICECS.2005.4633535
Filename :
4633535
Link To Document :
بازگشت