Title :
Lowpower design of multipliers using a full-adder isolation technique
Author :
Anagnostopoulos, K. ; Economakos, G.
Author_Institution :
Sch. of Electr. & Comput. Eng., Nat. Tech. Univ. of Athens, Athens
Abstract :
In this paper a new technique for the design of combinational circuits for low power is introduced. According to this technique, we bypass blocks of logic when their function is not required, using low delay and area overhead components (transmission gates). The internal state of these blocks is kept unchanged, so the switching activity of the circuit is minimized, resulting to low power consumption. The proposed idea is applied in the design of a carry-save array multiplier with significant power saving.
Keywords :
VLSI; adders; combinational circuits; VLSI design; area overhead components; carry-save array multiplier; combinational circuits; full-adder isolation technique; low power design; transmission gates; Clocks; Combinational circuits; Delay; Design engineering; Energy consumption; Integrated circuit interconnections; Isolation technology; Power engineering computing; Switching circuits; Very large scale integration;
Conference_Titel :
Electronics, Circuits and Systems, 2005. ICECS 2005. 12th IEEE International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-9972-61-100-1
Electronic_ISBN :
978-9972-61-100-1
DOI :
10.1109/ICECS.2005.4633542