Title : 
A Novel Technique to Reduce both Leakage and Peak Power during Scan Testing
         
        
            Author : 
Kundu, Subhadip ; Chattopadhyay, Santanu ; Manna, Kanchan
         
        
            Author_Institution : 
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol. Kharagpur, Kharagpur
         
        
        
        
        
        
            Abstract : 
This paper addresses the issue of blocking pattern selection to reduce both leakage and peak power consumption during circuit testing using scan-based approach. The blocking pattern is used to prevent the scan-chain transitions to circuit inputs. This though reduces dynamic power significantly, can result in quite an increase in the leakage power and peak power. We have presented a novel approach to select a blocking pattern that reduces both peak and leakage power. The avg. improvement in peak power is 31.8% and that of leakage power is 13.5% (best is around 51.2% & 24.9% respectively) with respect to all 1´s vector.
         
        
            Keywords : 
VLSI; integrated circuit testing; low-power electronics; circuit testing; leakage power reduction technique; peak power reduction technique; power consumption; scan-based approach; Circuit testing; Clocks; Electronic equipment testing; Energy consumption; Genetic algorithms; Information technology; Isolation technology; Leakage current; Region 10; Silicon; Blocking pattern; GA; Leakage current; Peak Power; Switching Activity;
         
        
        
        
            Conference_Titel : 
Industrial and Information Systems, 2008. ICIIS 2008. IEEE Region 10 and the Third international Conference on
         
        
            Conference_Location : 
Kharagpur
         
        
            Print_ISBN : 
978-1-4244-2806-9
         
        
            Electronic_ISBN : 
978-1-4244-2806-9
         
        
        
            DOI : 
10.1109/ICIINFS.2008.4798402