DocumentCode :
2952603
Title :
Design strategy to minimize rise time and silicon area of charge pump with only capacitive loads
Author :
Palumbo, Gaetano ; Pappalardo, Domenico ; Innacolo, Luigi
Author_Institution :
Dipt. di Ing. Elettr. Elettron. e dei Sist., Univ. of Catania, Catania
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
1
Lastpage :
4
Abstract :
An optimized strategy for designing charge pumps having only capacitive loads is presented. The design strategies developed are with minimum rise time and silicon are. The approach allows designers to define the number of stages that minimize silicon area (and minimize rise time) for a given input and output voltage. The approach was analytically developed and validated through simulations and experimental measurements on 0.18 mm EEPROM CMOS technology.
Keywords :
CMOS integrated circuits; EPROM; power integrated circuits; EEPROM CMOS technology; capacitive loads; charge pump circuits; design strategy; size 0.18 mum; smart power IC; Analytical models; Charge pumps; Circuits; Design optimization; Diodes; Parasitic capacitance; Power supplies; Silicon; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2005. ICECS 2005. 12th IEEE International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-9972-61-100-1
Electronic_ISBN :
978-9972-61-100-1
Type :
conf
DOI :
10.1109/ICECS.2005.4633578
Filename :
4633578
Link To Document :
بازگشت